Schlichting H, Sledziewski T, Bauer A, Erlbacher T (2019)
Publication Type: Journal article
Publication year: 2019
Book Volume: 963
Pages Range: 763-767
DOI: 10.4028/www.scientific.net/MSF.963.763
Abstract:
Production yield is a major factor for semiconductor device manufacturing. To produce high performance devices cost efficiently, it is important to know the process windows of the implemented production technology. This can influence the yield in different ways. One of the critical steps is the photolithography. In this work the impact of misalignment within the technological limits is analyzed and discussed. 4H-SiC VDMOS Transistors were produced and the electrical characteristics were compared with the overlay accuracy of the devices. Small change in channel length can lead to large impact on the electrical characteristic. Especially when the channel length reaches values near to the critical length for short channel effects (SCEs), small overlay inaccuracies influence the electrical characteristic of the devices in an increasing manner. Different cell designs were analyzed regarding their robustness to misalignment.
APA:
Schlichting, H., Sledziewski, T., Bauer, A., & Erlbacher, T. (2019). Design Considerations for Robust Manufacturing and High Yield of 1.2 kV 4H-SiC VDMOS Transistors. Materials Science Forum, 963, 763-767. https://doi.org/10.4028/www.scientific.net/MSF.963.763
MLA:
Schlichting, Holger, et al. "Design Considerations for Robust Manufacturing and High Yield of 1.2 kV 4H-SiC VDMOS Transistors." Materials Science Forum 963 (2019): 763-767.
BibTeX: Download