Co-Simulation of SPICE Netlists and VHDL-AMS Models via a Simulator Interface

Frank F, Weigel R (2007)


Publication Type: Conference contribution

Publication year: 2007

Publisher: IEEE

Pages Range: 75-78

Conference Proceedings Title: International Symposium on Signals, Systems and Electronics, 2007. ISSSE '07

Event location: Montréal, Québec, Canada

ISBN: 978-1-4244-1448-2

DOI: 10.1109/ISSSE.2007.4294417

Abstract

This paper addresses a method for simulator coupling allowing a transient time simulation of SPICE and the mixed-signal language VHDL-AMS within one simulation process. To this end, an interface between the two simulators SLSim and SMASH has been developed that links the slave simulator to the master process during runtime. Both simulator cores work independently of each other and the synchronization, which means data exchange, is done at adaptively calculated points in time. Since a mixed-signal simulator consists of an analog and a logic algorithm which are stepped independently through time, synchronization not only means data exchange between the both simulators, but also data exchange between the analog and the logic part of the VHDL-AMS simulator. Due to that, special attention has to be given to the synchronization mechanisms of the simulator interface. The functionality of the co-simulation will be shown by using examples from the field of automotive EMC simulation.

Authors with CRIS profile

How to cite

APA:

Frank, F., & Weigel, R. (2007). Co-Simulation of SPICE Netlists and VHDL-AMS Models via a Simulator Interface. In International Symposium on Signals, Systems and Electronics, 2007. ISSSE '07 (pp. 75-78). Montréal, Québec, Canada: IEEE.

MLA:

Frank, Florian, and Robert Weigel. "Co-Simulation of SPICE Netlists and VHDL-AMS Models via a Simulator Interface." Proceedings of the International Symposium on Signals, Systems and Electronics, 2007. ISSSE '07, Montréal, Québec, Canada IEEE, 2007. 75-78.

BibTeX: Download